Author:
Publisher:
ISBN:
Category :
Languages : en
Pages :
Book Description
IEEE Electronic Components and Technology Conference ; 26
IEEE Electronic Components and Technology Conference ; 15
IEEE Electronic Components and Technology Conference ; 34
Embedded and Fan-Out Wafer and Panel Level Packaging Technologies for Advanced Application Spaces
Author: Beth Keser
Publisher: John Wiley & Sons
ISBN: 1119793777
Category : Technology & Engineering
Languages : en
Pages : 324
Book Description
Discover an up-to-date exploration of Embedded and Fan-Out Waver and Panel Level technologies In Embedded and Fan-Out Wafer and Panel Level Packaging Technologies for Advanced Application Spaces: High Performance Compute and System-in-Package, a team of accomplished semiconductor experts delivers an in-depth treatment of various fan-out and embedded die approaches. The book begins with a market analysis of the latest technology trends in Fan-Out and Wafer Level Packaging before moving on to a cost analysis of these solutions. The contributors discuss the new package types for advanced application spaces being created by companies like TSMC, Deca Technologies, and ASE Group. Finally, emerging technologies from academia are explored. Embedded and Fan-Out Wafer and Panel Level Packaging Technologies for Advanced Application Spaces is an indispensable resource for microelectronic package engineers, managers, and decision makers working with OEMs and IDMs. It is also a must-read for professors and graduate students working in microelectronics packaging research.
Publisher: John Wiley & Sons
ISBN: 1119793777
Category : Technology & Engineering
Languages : en
Pages : 324
Book Description
Discover an up-to-date exploration of Embedded and Fan-Out Waver and Panel Level technologies In Embedded and Fan-Out Wafer and Panel Level Packaging Technologies for Advanced Application Spaces: High Performance Compute and System-in-Package, a team of accomplished semiconductor experts delivers an in-depth treatment of various fan-out and embedded die approaches. The book begins with a market analysis of the latest technology trends in Fan-Out and Wafer Level Packaging before moving on to a cost analysis of these solutions. The contributors discuss the new package types for advanced application spaces being created by companies like TSMC, Deca Technologies, and ASE Group. Finally, emerging technologies from academia are explored. Embedded and Fan-Out Wafer and Panel Level Packaging Technologies for Advanced Application Spaces is an indispensable resource for microelectronic package engineers, managers, and decision makers working with OEMs and IDMs. It is also a must-read for professors and graduate students working in microelectronics packaging research.
3D Integration in VLSI Circuits
Author: Katsuyuki Sakuma
Publisher: CRC Press
ISBN: 1351779826
Category : Technology & Engineering
Languages : en
Pages : 211
Book Description
Currently, the term 3D integration includes a wide variety of different integration methods, such as 2.5-dimensional (2.5D) interposer-based integration, 3D integrated circuits (3D ICs), 3D systems-in-package (SiP), 3D heterogeneous integration, and monolithic 3D ICs. The goal of this book is to provide readers with an understanding of the latest challenges and issues in 3D integration. TSVs are not the only technology element needed for 3D integration. There are numerous other key enabling technologies required for 3D integration, and the speed of the development in this emerging field is very rapid. To provide readers with state-of-the-art information on 3D integration research and technology developments, each chapter has been contributed by some of the world’s leading scientists and experts from academia, research institutes, and industry from around the globe. Covers chip/wafer level 3D integration technology, memory stacking, reconfigurable 3D, and monolithic 3D IC. Discusses the use of silicon interposer and organic interposer. Presents architecture, design, and technology implementations for 3D FPGA integration. Describes oxide bonding, Cu/SiO2 hybrid bonding, adhesive bonding, and solder bonding. Addresses the issue of thermal dissipation in 3D integration.
Publisher: CRC Press
ISBN: 1351779826
Category : Technology & Engineering
Languages : en
Pages : 211
Book Description
Currently, the term 3D integration includes a wide variety of different integration methods, such as 2.5-dimensional (2.5D) interposer-based integration, 3D integrated circuits (3D ICs), 3D systems-in-package (SiP), 3D heterogeneous integration, and monolithic 3D ICs. The goal of this book is to provide readers with an understanding of the latest challenges and issues in 3D integration. TSVs are not the only technology element needed for 3D integration. There are numerous other key enabling technologies required for 3D integration, and the speed of the development in this emerging field is very rapid. To provide readers with state-of-the-art information on 3D integration research and technology developments, each chapter has been contributed by some of the world’s leading scientists and experts from academia, research institutes, and industry from around the globe. Covers chip/wafer level 3D integration technology, memory stacking, reconfigurable 3D, and monolithic 3D IC. Discusses the use of silicon interposer and organic interposer. Presents architecture, design, and technology implementations for 3D FPGA integration. Describes oxide bonding, Cu/SiO2 hybrid bonding, adhesive bonding, and solder bonding. Addresses the issue of thermal dissipation in 3D integration.