Yield Simulation for Integrated Circuits PDF Download

Are you looking for read ebook online? Search for your book and save it on your Kindle device, PC, phones or tablets. Download Yield Simulation for Integrated Circuits PDF full book. Access full book title Yield Simulation for Integrated Circuits by D.M. Walker. Download full books in PDF and EPUB format.

Yield Simulation for Integrated Circuits

Yield Simulation for Integrated Circuits PDF Author: D.M. Walker
Publisher: Springer Science & Business Media
ISBN: 1475719310
Category : Computers
Languages : en
Pages : 214

Book Description
In the summer of 1981 I was asked to consider the possibility of manufacturing a 600,000 transistor microprocessor in 1985. It was clear that the technology would only be capable of manufacturing 100,000-200,000 transistor chips with acceptable yields. The control store ROM occupied approximately half of the chip area, so I considered adding spare rows and columns to increase ROM yield. Laser-programmed polysilicon fuses would be used to switch between good and bad circuits. Since only half the chip area would have redundancy, I was concerned that the increase in yield would not outweigh the increased costs of testing and redundancy programming. The fabrication technology did not yet exist, so I was unable to experimentally verify the benefits of redundancy. When the technology did become available, it would be too late in the development schedule to spend time running test chips. The yield analysis had to be done analytically or by simulation. Analytic yield analysis techniques did not offer sufficient accuracy for dealing with complex structures. The simulation techniques then available were very labor-intensive and seemed more suitable for redundant memories and other very regular structures [Stapper 80J. I wanted a simulator that would allow me to evaluate the yield of arbitrary redundant layouts, hence I termed such a simulator a layout or yield simulator. Since I was unable to convince anyone to build such a simulator for me, I embarked on the research myself.

Yield Simulation for Integrated Circuits

Yield Simulation for Integrated Circuits PDF Author: D.M. Walker
Publisher: Springer Science & Business Media
ISBN: 1475719310
Category : Computers
Languages : en
Pages : 214

Book Description
In the summer of 1981 I was asked to consider the possibility of manufacturing a 600,000 transistor microprocessor in 1985. It was clear that the technology would only be capable of manufacturing 100,000-200,000 transistor chips with acceptable yields. The control store ROM occupied approximately half of the chip area, so I considered adding spare rows and columns to increase ROM yield. Laser-programmed polysilicon fuses would be used to switch between good and bad circuits. Since only half the chip area would have redundancy, I was concerned that the increase in yield would not outweigh the increased costs of testing and redundancy programming. The fabrication technology did not yet exist, so I was unable to experimentally verify the benefits of redundancy. When the technology did become available, it would be too late in the development schedule to spend time running test chips. The yield analysis had to be done analytically or by simulation. Analytic yield analysis techniques did not offer sufficient accuracy for dealing with complex structures. The simulation techniques then available were very labor-intensive and seemed more suitable for redundant memories and other very regular structures [Stapper 80J. I wanted a simulator that would allow me to evaluate the yield of arbitrary redundant layouts, hence I termed such a simulator a layout or yield simulator. Since I was unable to convince anyone to build such a simulator for me, I embarked on the research myself.

A New Methodology for Yield Simulation of Integrated Circuits

A New Methodology for Yield Simulation of Integrated Circuits PDF Author: Carnegie-Mellon University. SRC-CMU Research Center for Computer-Aided Design
Publisher:
ISBN:
Category :
Languages : en
Pages :

Book Description


Yield and Variability Optimization of Integrated Circuits

Yield and Variability Optimization of Integrated Circuits PDF Author: Jian Cheng Zhang
Publisher: Springer Science & Business Media
ISBN: 1461522250
Category : Technology & Engineering
Languages : en
Pages : 244

Book Description
Traditionally, Computer Aided Design (CAD) tools have been used to create the nominal design of an integrated circuit (IC), such that the circuit nominal response meets the desired performance specifications. In reality, however, due to the disturbances ofthe IC manufacturing process, the actual performancesof the mass produced chips are different than those for the nominal design. Even if the manufacturing process were tightly controlled, so that there were little variations across the chips manufactured, the environmentalchanges (e. g. those oftemperature, supply voltages, etc. ) would alsomakethe circuit performances vary during the circuit life span. Process-related performance variations may lead to low manufacturing yield, and unacceptable product quality. For these reasons, statistical circuit design techniques are required to design the circuit parameters, taking the statistical process variations into account. This book deals with some theoretical and practical aspects of IC statistical design, and emphasizes how they differ from those for discrete circuits. It de scribes a spectrum of different statistical design problems, such as parametric yield optimization, generalized on-target design, variability minimization, per formance tunning, and worst-case design. The main emphasis of the presen tation is placed on the principles and practical solutions for performance vari ability minimization. It is hoped that the book may serve as an introductory reference material for various groups of IC designers, and the methodologies described will help them enhance the circuit quality and manufacturability. The book containsseven chapters.

A Systematic Approach to Modeling Yield for Integrated Circuits

A Systematic Approach to Modeling Yield for Integrated Circuits PDF Author: Aparna Srinivasan
Publisher:
ISBN:
Category :
Languages : en
Pages : 179

Book Description


Yield-reliability Modeling for Integrated Circuits

Yield-reliability Modeling for Integrated Circuits PDF Author: Thomas S. Barnett
Publisher:
ISBN:
Category : Integrated circuits
Languages : en
Pages : 168

Book Description


VLSI Design for Manufacturing: Yield Enhancement

VLSI Design for Manufacturing: Yield Enhancement PDF Author: Stephen W. Director
Publisher: Springer Science & Business Media
ISBN: 1461315212
Category : Technology & Engineering
Languages : en
Pages : 299

Book Description
One of the keys to success in the IC industry is getting a new product to market in a timely fashion and being able to produce that product with sufficient yield to be profitable. There are two ways to increase yield: by improving the control of the manufacturing process and by designing the process and the circuits in such a way as to minimize the effect of the inherent variations of the process on performance. The latter is typically referred to as "design for manufacture" or "statistical design". As device sizes continue to shrink, the effects of the inherent fluctuations in the IC fabrication process will have an even more obvious effect on circuit performance. And design for manufacture will increase in importance. We have been working in the area of statistically based computer aided design for more than 13 years. During the last decade we have been working with each other, and individually with our students, to develop methods and CAD tools that can be used to improve yield during the design and manufacturing phases of IC realization. This effort has resulted in a large number of publications that have appeared in a variety of journals and conference proceedings. Thus our motivation in writing this book is to put, in one place, a description of our approach to IC yield enhancement. While the work that is contained in this book has appeared in the open literature, we have attempted to use a consistent notation throughout this book.

Selected Papers on Statistical Design of Integrated Circuits

Selected Papers on Statistical Design of Integrated Circuits PDF Author: Andrzej J. Strojwas
Publisher:
ISBN:
Category : Technology & Engineering
Languages : en
Pages : 164

Book Description


Integrated Circuit Manufacturability

Integrated Circuit Manufacturability PDF Author: José Pineda de Gyvez
Publisher: John Wiley & Sons
ISBN: 0780334477
Category : Technology & Engineering
Languages : en
Pages : 338

Book Description
"INTEGRATED CIRCUIT MANUFACTURABILITY provides comprehensive coverage of the process and design variables that determine the ease and feasibility of fabrication (or manufacturability) of contemporary VLSI systems and circuits. This book progresses from semiconductor processing to electrical design to system architecture. The material provides a theoretical background as well as case studies, examining the entire design for the manufacturing path from circuit to silicon. Each chapter includes tutorial and practical applications coverage. INTEGRATED CIRCUIT MANUFACTURABILITY illustrates the implications of manufacturability at every level of abstraction, including the effects of defects on the layout, their mapping to electrical faults, and the corresponding approaches to detect such faults. The reader will be introduced to key practical issues normally applied in industry and usually required by quality, product, and design engineering departments in today's design practices: * Yield management strategies * Effects of spot defects * Inductive fault analysis and testing * Fault-tolerant architectures and MCM testing strategies. This book will serve design and product engineers both from academia and industry. It can also be used as a reference or textbook for introductory graduate-level courses on manufacturing."

Architecture Design and Validation Methods

Architecture Design and Validation Methods PDF Author: Egon Börger
Publisher: Springer Science & Business Media
ISBN: 3642571999
Category : Computers
Languages : en
Pages : 363

Book Description
This state-of-the-art survey gives a systematic presentation of recent advances in the design and validation of computer architectures. The book covers a comprehensive range of architecture design and validation methods, from computer aided high-level design of VLSI circuits and systems to layout and testable design, including the modeling and synthesis of behavior and dataflow, cell-based logic optimization, machine assisted verification, and virtual machine design.

Fault-Tolerant Systems

Fault-Tolerant Systems PDF Author: Israel Koren
Publisher: Elsevier
ISBN: 0080492681
Category : Computers
Languages : en
Pages : 399

Book Description
Fault-Tolerant Systems is the first book on fault tolerance design with a systems approach to both hardware and software. No other text on the market takes this approach, nor offers the comprehensive and up-to-date treatment that Koren and Krishna provide. This book incorporates case studies that highlight six different computer systems with fault-tolerance techniques implemented in their design. A complete ancillary package is available to lecturers, including online solutions manual for instructors and PowerPoint slides. Students, designers, and architects of high performance processors will value this comprehensive overview of the field. The first book on fault tolerance design with a systems approach Comprehensive coverage of both hardware and software fault tolerance, as well as information and time redundancy Incorporated case studies highlight six different computer systems with fault-tolerance techniques implemented in their design Available to lecturers is a complete ancillary package including online solutions manual for instructors and PowerPoint slides