Ge-based Channel MOSFETs PDF Download

Are you looking for read ebook online? Search for your book and save it on your Kindle device, PC, phones or tablets. Download Ge-based Channel MOSFETs PDF full book. Access full book title Ge-based Channel MOSFETs by Se-hoon Lee. Download full books in PDF and EPUB format.

Ge-based Channel MOSFETs

Ge-based Channel MOSFETs PDF Author: Se-hoon Lee
Publisher: LAP Lambert Academic Publishing
ISBN: 9783846506868
Category :
Languages : en
Pages : 160

Book Description
This work presents research on high mobility channel MOSFET structures (planar and non-planar) using group IV material (mainly SiGe) for enhanced performance and reduced operating power. This work especially focuses on improving the performance of short channel device performance of SiGe channel pMOSFETs which has long been researched yet clearly demonstrated in literature only recently. To reach the goal, novel processing technologies such as millisecond flash source/drain anneal and high pressure hydrogen post-metal anneal are explored. Finally, performance dependence on channel and substrate direction has been analyzed to find the optimal use of these SiGe channels. This work describes an exciting opportunity of weighting the possibility of using high mobility channel MOSFETs for future logic technology.

Ge-based Channel MOSFETs

Ge-based Channel MOSFETs PDF Author: Se-hoon Lee
Publisher: LAP Lambert Academic Publishing
ISBN: 9783846506868
Category :
Languages : en
Pages : 160

Book Description
This work presents research on high mobility channel MOSFET structures (planar and non-planar) using group IV material (mainly SiGe) for enhanced performance and reduced operating power. This work especially focuses on improving the performance of short channel device performance of SiGe channel pMOSFETs which has long been researched yet clearly demonstrated in literature only recently. To reach the goal, novel processing technologies such as millisecond flash source/drain anneal and high pressure hydrogen post-metal anneal are explored. Finally, performance dependence on channel and substrate direction has been analyzed to find the optimal use of these SiGe channels. This work describes an exciting opportunity of weighting the possibility of using high mobility channel MOSFETs for future logic technology.

Germanium-Based Technologies

Germanium-Based Technologies PDF Author: Cor Claeys
Publisher: Elsevier
ISBN: 008047490X
Category : Science
Languages : en
Pages : 476

Book Description
Germanium is a semiconductor material that formed the basis for the development of transistor technology. Although the breakthrough of planar technology and integrated circuits put silicon in the foreground, in recent years there has been a renewed interest in germanium, which has been triggered by its strong potential for deep submicron (sub 45 nm) technologies. Germanium-Based technologies: From Materials to Devices is the first book to provide a broad, in-depth coverage of the field, including recent advances in Ge-technology and the fundamentals in material science, device physics and semiconductor processing. The contributing authors are international experts with a world-wide recognition and involved in the leading research in the field. The book also covers applications and the use of Ge for optoelectronics, detectors and solar cells. An ideal reference work for students and scientists working in the field of physics of semiconductor devices and materials, as well as for engineers in research centres and industry. Both the newcomer and the expert should benefit from this unique book. State-of-the-art information available for the first time as an all-in-source Extensive reference list making it an indispensable reference book Broad coverage from fundamental aspects up to industrial applications

Process Integration and Performance Evaluation of Ge-based Quantum Well Channel MOSFETs for Sub-22nm Node Digital CMOS Logic Technology

Process Integration and Performance Evaluation of Ge-based Quantum Well Channel MOSFETs for Sub-22nm Node Digital CMOS Logic Technology PDF Author: Se-Hoon Lee
Publisher:
ISBN:
Category :
Languages : en
Pages : 320

Book Description
Since metal-oxide-semiconductor (MOS) device was first reported around 1959 and utilized for integrated circuits in 1961, complementary MOS technology has become the mainstream of semiconductor industry. Its performance has been improved based on scaling of dimensions of MOS field-effect-transistors (MOSFET) in accordance with Moore's law, which states that the density of MOSFETs due to scaling approximately doubles every two years. Entering into sub-100nm regime caused a lot of challenges. Traditional way of scaling no longer provided performance enhancement of individual MOSFETs. Increased channel doping which is required to prevent degradation of device electrostatics from short channel effects caused carrier mobility degradation. New inventions needed to be incorporated to sustain performance enhancement trend with scaling. Implementation of process induced strained Si technology allowed mobility enhancement, and high-K/metal gate instead of conventional poly-Si/SiO2 allowed continuing electrical gate oxide thickness scaling, hence extending the life span of Moore's law. As we are now moving toward 22nm logic technology and below, new concerns have been rapidly aroused. Controlling power consumption and performance variability are becoming as important as developing scaled devices with enhanced performance. Expandability of strained-Si channel technology via process induced strain also faces increasing complexity from ever tighter gate pitch and difficulties in controlling defect level with the channel stress enhancement techniques. At the same time, long-lasting planar MOSFET architecture also faces serious challenges due to the limits of controlling short channel effects. New paradigms and pathways for future technology seems to be required. As a result, new material sets, new device architectures and concepts are being vigorously explored in the literature. These new trends can be categorized into three groups: MOSFET structure with (non-Si) high mobility channel materials, advanced (non-planar) MOSFET structures, and MOSFET-type structures with new device operation concepts such as tunneling FETs. This dissertation presents research on high mobility channel MOSFET structures (planar and non-planar) using group IV material (mainly SiGe) for enhanced performance and reduced operating power. This work especially focuses on improving the performance of short channel device performance of SiGe channel pMOSFETs which has long been researched yet clearly demonstrated in literature only recently. To reach the goal, novel processing technologies such as millisecond flash source/drain anneal and high pressure hydrogen post-metal anneal are explored. Finally, performance dependence on channel and substrate direction has been analyzed to find the optimal use of these SiGe channels. This work describes an exciting opportunity of weighting the possibility of using high mobility channel MOSFETs for future logic technology.

Simulation and Design of Germanium-based Mosfets for Channel Lengths of 100 Nm and BelowW

Simulation and Design of Germanium-based Mosfets for Channel Lengths of 100 Nm and BelowW PDF Author:
Publisher:
ISBN:
Category :
Languages : en
Pages : 152

Book Description
The purpose of this study is to examine the performance capabilities and scaling behavior of short channel Ge-based n-MOSFETs using a commercial numerical device simulator from ISE Corporation. This thesis will describe the results of DC and small signal AC simulations of the devices transistor characteristics and compare them with those for a silicon device of the same geometry and size. We will also examine the effects of variations in the device structure on the Ge MOSFETs performance, including the transconductance and high frequency response.

Interface-engineered Ge MOSFETs for Future High Performance CMOS Applications

Interface-engineered Ge MOSFETs for Future High Performance CMOS Applications PDF Author: Duygu Kuzum
Publisher: Stanford University
ISBN:
Category :
Languages : en
Pages : 159

Book Description
As the semiconductor industry approaches the limits of traditional silicon CMOS scaling, introduction of performance boosters like novel materials and innovative device structures has become necessary for the future of CMOS. High mobility materials are being considered to replace Si in the channel to achieve higher drive currents and switching speeds. Ge has particularly become of great interest as a channel material, owing to its high bulk hole and electron mobilities. However, replacement of Si channel by Ge requires several critical issues to be addressed in Ge MOS technology. High quality gate dielectric for surface passivation, low parasitic source/drain resistance and performance improvement in Ge NMOS are among the major challenges in realizing Ge CMOS. Detailed characterization of gate dielectric/channel interface and a deeper understanding of mobility degradation mechanisms are needed to address the Ge NMOS performance problem and to improve PMOS performance. In the first part of this dissertation, the electrical characterization results on Ge NMOS and PMOS devices fabricated with GeON gate dielectric are presented. Carrier scattering mechanisms are studied through low temperature mobility measurements. For the first time, the effect of substrate crystallographic orientation on inversion electron and hole mobilities is investigated. Direct formation of a high-k dielectric on Ge has not given good results in the past. A good quality interface layer is required before the deposition of a high-K dielectric. In the second part of this dissertation, ozone-oxidation process is introduced to engineer Ge/insulator interface. Electrical and structural characterizations and stability analysis are carried out and high quality Ge/dielectric interface with low interface trap density is demonstrated. Detailed extraction of interface trap density distribution across the bandgap and close to band edges of Ge, using low temperature conductance and capacitance measurements is presented. Ge N-MOSFETs have exhibited poor drive currents and low mobility, as reported by several different research groups worldwide. In spite of the increasing interest in Ge, the major mechanisms behind poor Ge NMOS performance have not been completely understood yet. In the last part of this dissertation, the results on Ge NMOS devices fabricated with the ozone-oxidation and the low temperature source/drain activation processes are discussed. These devices achieve the highest electron mobility to-date, about 1.5 times the universal Si mobility. Detailed interface characterizations, trapping analyses and gated Hall device measurements are performed to identify the mechanisms behind poor Ge NMOS performance in the past.

Reliability of High Mobility SiGe Channel MOSFETs for Future CMOS Applications

Reliability of High Mobility SiGe Channel MOSFETs for Future CMOS Applications PDF Author: Jacopo Franco
Publisher: Springer Science & Business Media
ISBN: 9400776632
Category : Technology & Engineering
Languages : en
Pages : 203

Book Description
Due to the ever increasing electric fields in scaled CMOS devices, reliability is becoming a showstopper for further scaled technology nodes. Although several groups have already demonstrated functional Si channel devices with aggressively scaled Equivalent Oxide Thickness (EOT) down to 5Å, a 10 year reliable device operation cannot be guaranteed anymore due to severe Negative Bias Temperature Instability. This book focuses on the reliability of the novel (Si)Ge channel quantum well pMOSFET technology. This technology is being considered for possible implementation in next CMOS technology nodes, thanks to its benefit in terms of carrier mobility and device threshold voltage tuning. We observe that it also opens a degree of freedom for device reliability optimization. By properly tuning the device gate stack, sufficiently reliable ultra-thin EOT devices with a 10 years lifetime at operating conditions are demonstrated. The extensive experimental datasets collected on a variety of processed 300mm wafers and presented here show the reliability improvement to be process - and architecture-independent and, as such, readily transferable to advanced device architectures as Tri-Gate (finFET) devices. We propose a physical model to understand the intrinsically superior reliability of the MOS system consisting of a Ge-based channel and a SiO2/HfO2 dielectric stack. The improved reliability properties here discussed strongly support (Si)Ge technology as a clear frontrunner for future CMOS technology nodes.

Strain-Engineered MOSFETs

Strain-Engineered MOSFETs PDF Author: C.K. Maiti
Publisher: CRC Press
ISBN: 1466503475
Category : Technology & Engineering
Languages : en
Pages : 320

Book Description
Currently strain engineering is the main technique used to enhance the performance of advanced silicon-based metal-oxide-semiconductor field-effect transistors (MOSFETs). Written from an engineering application standpoint, Strain-Engineered MOSFETs introduces promising strain techniques to fabricate strain-engineered MOSFETs and to methods to assess the applications of these techniques. The book provides the background and physical insight needed to understand new and future developments in the modeling and design of n- and p-MOSFETs at nanoscale. This book focuses on recent developments in strain-engineered MOSFETS implemented in high-mobility substrates such as, Ge, SiGe, strained-Si, ultrathin germanium-on-insulator platforms, combined with high-k insulators and metal-gate. It covers the materials aspects, principles, and design of advanced devices, fabrication, and applications. It also presents a full technology computer aided design (TCAD) methodology for strain-engineering in Si-CMOS technology involving data flow from process simulation to process variability simulation via device simulation and generation of SPICE process compact models for manufacturing for yield optimization. Microelectronics fabrication is facing serious challenges due to the introduction of new materials in manufacturing and fundamental limitations of nanoscale devices that result in increasing unpredictability in the characteristics of the devices. The down scaling of CMOS technologies has brought about the increased variability of key parameters affecting the performance of integrated circuits. This book provides a single text that combines coverage of the strain-engineered MOSFETS and their modeling using TCAD, making it a tool for process technology development and the design of strain-engineered MOSFETs.

Advanced Gate Stack, Source/Drain, and Channel Engineering for Si-Based CMOS 4: New Materials, Processes, and Equipment

Advanced Gate Stack, Source/Drain, and Channel Engineering for Si-Based CMOS 4: New Materials, Processes, and Equipment PDF Author: P. J. Timans
Publisher: The Electrochemical Society
ISBN: 1566776260
Category : Gate array circuits
Languages : en
Pages : 488

Book Description
This issue describes processing, materials and equipment for CMOS front-end integration including gate stack, source/drain and channel engineering. Topics: strained Si/SiGe and Si/SiGe on insulator; high-mobility channels including III-V¿s, etc.; nanowires and carbon nanotubes; high-k dielectrics, metal and FUSI gate electrodes; doping/annealing for ultra-shallow junctions; low-resistivity contacts; advanced deposition (e.g. ALD, CVD, MBE), RTP, UV, plasma and laser-assisted processes.

The Source/Drain Engineering of Nanoscale Germanium-based MOS Devices

The Source/Drain Engineering of Nanoscale Germanium-based MOS Devices PDF Author: Zhiqiang Li
Publisher: Springer
ISBN: 3662496836
Category : Technology & Engineering
Languages : en
Pages : 71

Book Description
This book mainly focuses on reducing the high parasitic resistance in the source/drain of germanium nMOSFET. With adopting of the Implantation After Germanide (IAG) technique, P and Sb co-implantation technique and Multiple Implantation and Multiple Annealing (MIMA) technique, the electron Schottky barrier height of NiGe/Ge contact is modulated to 0.1eV, the thermal stability of NiGe is improved to 600°C and the contact resistivity of metal/n-Ge contact is drastically reduced to 3.8×10−7Ω•cm2, respectively. Besides, a reduced source/drain parasitic resistance is demonstrated in the fabricated Ge nMOSFET. Readers will find useful information about the source/drain engineering technique for high-performance CMOS devices at future technology node.

Advanced Gate Stack, Source/Drain, and Channel Engineering for Si-Based CMOS 5: New Materials, Processes, and Equipment

Advanced Gate Stack, Source/Drain, and Channel Engineering for Si-Based CMOS 5: New Materials, Processes, and Equipment PDF Author: V. Narayanan
Publisher: The Electrochemical Society
ISBN: 1566777097
Category : Gate array circuits
Languages : en
Pages : 367

Book Description
This issue of ¿ECS Transactions¿ describes processing, materials and equipment for CMOS front-end integration including gate stack, source/drain and channel engineering. Topics include strained Si/SiGe and Si/SiGe on insulator; high-mobility channels including III-V¿s, etc.; nanowires and carbon nanotubes; high-k dielectrics, metal and FUSI gate electrodes; doping/annealing for ultra-shallow junctions; low-resistivity contacts; advanced deposition (e.g. ALD, CVD, MBE), RTP, UV, plasma and laser-assisted processes.